ๆๅ่ฎบๆ
[J47]. Zihan Wu, Jiahao Song, Xiyuan Tang*, Bocheng Xu, Haoyang Luo, Youming Yang, Runsheng Wang, Xiaochen Bo, Yuan Wang*, “A Variation-Tolerant Continuous-Time Ising Machine with eDRAM-based Spin Interaction and Leaked Negative Feedback Annealing,” IEEE Journal of Solid-State Circuits, early access (*: Corresponding author).
[J46]. Qingyu Guo, Haoyang Luo, Meng Li, Xiyuan Tang, and Yuan Wang, “CASCADE: A Framework for CNN Accelerator Synthesis with Concatenation And Refreshing Dataflow,” IEEE Transactions on Circuits and Systems I: Regular Papers, early access.
[J45]. Haikang Diao, Yifan He, Xuan Li, Chen Tang, Wenbin Jia, Jinshan Yue, Haoyang Luo, Jiahao Song, Xueqing Li, Huazhong Yang, Hongyang Jia, Yongpan Liu, Yuan Wang, and Xiyuan Tang*, “A Multiply-Less Approximate SRAM Compute-In-Memory Macro for Neural-Network Inference,” IEEE Journal of Solid-State Circuits, early access (*: Corresponding author).
[J44]. Haoyi Zhang, Jiahao Song, Haoyang Luo, Xiyuan Tang*, Yuan Wang*, Runsheng Wang, and Ru Huang, “A 266 F2 Ultra Stable Differential NOR-Structured Physically Unclonable Function with <6×10-9 Bit Error Rate Through Efficient Redundancy Strategy,” IEEE Transactions on Circuits and Systems II (TCAS-II), early access (*: Corresponding author).
[J43]. Xin Qiao, Qingyu Guo, Xiyuan Tang*, Jiahao Song, Renjie Wei, Meng Li, Runsheng Wang, and Yuan Wang*, “A 16.38TOPS and 4.55POPS/W SRAM Computing-in-Memory Macro for Signed Operands Computation and Batch Normalization Implementation,” IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 71, no. 4, pp. 1706-1718, April 2024 (*: Corresponding author).
[J42]. Mingtao Zhan, Lu Jie, Xiyuan Tang, Yi Zhong, and Nan Sun, “A 0.004-mm2 200-MS/s Pipelined SAR ADC With kT/C Noise Cancellation and Robust Ring-Amp,” IEEE Journal of Solid-State Circuits, , vol. 59, no. 7, pp. 2209-2218, July 2024.
[J41]. Jiahao Song, Xiyuan Tang*, Haoyang Luo, Haoyi Zhang, Xin Qiao, Zixuan Sun, Xiangxin Yang, Zihan Wu, Yuan Wang*, Runsheng Wang, Ru Huang, “A 4-Bit Calibration-Free Computing-In-Memory Macro with 3T1C Current-Programmed Dynamic-Cascode Multi-Level-Cell eDRAM,” IEEE Journal of Solid-State Circuits, vol. 59, no. 3, pp. 842-854, March 2024 (*: Corresponding author).
[J40]. Zilong Shen, Xiyuan Tang*, Zhongyi Wu, Haoyang Luo, Zongnan Wang, Xiangxing Yang, Xing Zhang, Yuan Wang*, “An Energy Efficient Capacitive Sensor Readout Circuit with Zoomed Time Domain Quantization,” IEEE Solid-State Circuits Letters, vol. 6, pp. 257-260, 2023 (*: Corresponding author).
[J39]. MoonHyung Jang, Xiyuan Tang, Yong Lim, John G. Kauffman, Nan Sun, Maurits Ortmanns, and Youngcheol Chae, “Design Techniques for Energy Efficient Analog-to-Digital Converters,” IEEE Open Journal of the Solid-State Circuits Society, vol. 3, pp. 145-161, 2023.
[J38]. Xiyuan Tang, Xiangxing Yang, Jiaxin Liu, Zongnan Wang, Wei Shi, David Z. Pan, and Nan Sun, “A Bandwidth-Adaptive Pipelined SAR ADC with Three-Stage Cascoded Floating Inverter Amplifier,” IEEE Journal of Solid-State Circuits, vol. 58, no. 9, pp. 2564-2574, Sept. 2023.
[J37]. Xin Xin, Linxiao Shen, Xiyuan Tang, Yi Shen, Jueping Cai, Xingyuan Tong, and Nan Sun, “A Power-Efficient 13-Tap FIR Filter and an IIR Filter Embedded in a 10-Bit SAR ADC,” IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 70, no. 6, pp. 2293-2305, June 2023.
[J36]. Jiahao Song, Xiyuan Tang*, Xin Qiao, Yuan Wang*, Runsheng Wang, and Ru Huang, “A 28nm 16Kb Bit-Scalable Charge-Domain Transpose 6T SRAM In-Memory Computing Macro,” IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 70, no. 5, pp. 1835-1845, May 2023 (*: Corresponding author).
[J35]. Xiangxing Yang, Keren Zhu, Xiyuan Tang, Meizhi Wang, Mingtao Zhan, Nanshu Lu, Jaydeep P. Kulkarni, David Z. Pan, Yongpan Liu, and Nan Sun, “An in-memory-computing charge-domain ternary CNN classifier,” IEEE Journal of Solid-State Circuits, vol. 58, no. 5, pp. 1450-1461, May 2023.
[J34]. Mingjie Liu*, Xiyuan Tang*, Keren Zhu, Hao Chen, Nan Sun, and David Z. Pan, “1- and 80-MS/s SAR ADCs in 40nm CMOS with End-to-End Compilation,” IEEE Solid-State Circuits Letters, vol. 5, pp. 292-295, 2022 (*: Equal contribution).
[J33]. Wei Shi, Jiaxin Liu, Abhishek Mukherjee, Xiangxing Yang, Xiyuan Tang, Linxiao Shen, Wenda Zhao, and Nan Sun, “A 3.7mW 12.5MHz 81dB-SNDR 4th-Order Continuous-time DSM with Single-OTA and 2nd-Order Noise-shaping SAR,” IEEE Open Journal of the Solid-State Circuits Society, vol. 2, pp. 122-134, 2022.
[J32]. Yixuan Hu, Yawen Zhang, Runsheng Wang*, Zuodong Zhang, Jiahao Song, Xiyuan Tang*, Weikang Qian, Yanzhi Wang, Yuan Wang*, and Ru Huang, “A 28nm 198.9 TOPS/W Fault-Tolerant Stochastic Computing Neural Network Processor,” IEEE Solid-State Circuits Letters, vol. 5, pp. 198-201, 2022 (*: Corresponding author).
[J31]. Yi Shen, Xiyuan Tang, Xin Xin, Shubin Liu, Zhangming Zhu, and Nan Sun, “A 10-bit 100-MS/s SAR ADC with Always-on Reference Ripple Cancellation,” IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 69, no. 10, pp. 3965-3975, Oct. 2022.
[J30]. Xiyuan Tang, Jiaxin Lin, Yi Shen, Shaolan Li, Linxiao Shen, Arindam Sanyal, Kareem Ragab, and Nan Sun, “Low-Power SAR ADC Design: Overview and Survey of State-of-the-Art Techniques,” IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 69, no. 6, pp. 2249-2262, June 2022 (Highlight of 2022 June Issue).
[J29]. Xin Qiao, Jiahao Song, Xiyuan Tang*, Haoyang Luo, Nanbing Pan, Xiaoxin Cui, Runsheng Wang*, and Yuan Wang*, “A 65nm 73Kb SRAM-Based Computing-In-Memory Macro with Dynamic-Sparsity Controlling,” IEEE Transactions on Circuits and Systems II, vol. 69, no. 6, pp. 2977-2981, June 2022 (*: Corresponding author).
[J28]. Jiahao Song, Haoyang Luo, Xiyuan Tang*, Kuan Xu, Zhigang Ji, Yuan Wang*, Runsheng Wang*, Ru Huang, “A 3T eDRAM In-Memory Physically Unclonable Function With Spatial Majority Voting Stabilization,” IEEE Solid-State Circuits Letters, vol. 5, pp. 58-61, 2022 (*: Corresponding author).
[J27]. Lu Jie, Xiyuan Tang, Jiaxin Liu, Linxiao Shen, Shaolan Li, Nan Sun, and Michael P. Flynn, โAn Overview of Noise-Shaping SAR ADC: From Fundamentals to the Frontier,โ IEEE Open Journal of the Solid-State Circuits Society, vol. 1, pp. 149-161, 2021.
[J26]. Tzu-Han Wang, Ruowei Wu, Vasu Gupta, Xiyuan Tang, and Shaolan Li, โA 13.8-ENOB Fully Dynamic Third-Order Noise-Shaping SAR ADC in a Single-Amplifier EF-CIFF Structure With Hardware-Reusing kT/C Noise Cancellation,โ IEEE Journal of Solid-State Circuits, vol. 56, no. 12, pp. 3668-3680, Dec. 2021.
[J25]. Jiaxin Liu, Xing Wang, Zijie Gao, Mingtao Zhan, Xiyuan Tang, Chen-Kai Hsu, and Nan Sun, โA 90-dB-SNDR Calibration-Free Fully Passive Noise-Shaping SAR ADC With 4x Passive Gain and Second-Order DAC Mismatch Error Shaping,โ IEEE Journal of Solid-State Circuits, vol. 56, no. 11, pp. 3412-3423, Nov. 2021.
[J24]. Jiahao Song, Yuan Wang, Minguang Guo, Xiang Ji, Kaili Cheng, Yixuan Hu, Xiyuan Tang, Runsheng Wang, and Ru Huang, โTD-SRAM: Time-Domain-Based In-Memory Computing Macro for Binary Neural Networks,โ IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 68, no. 8, pp. 3377-3387, Aug. 2021 (Highlight of 2021 August Issue).
[J23]. Zhichao Tan, Hui Jiang, Huajun Zhang, Xiyuan Tang, Haoming Xin, and Stoyan Nihtianov, โPower-Efficiency Evolution of Capacitive Sensor Interfaces,โ IEEE Sensors Journal, vol. 21, no. 11, pp. 12457-12468, June, 2021.
[J22]. Hao Chen, Mingjie Liu, Biying Xu, Keren Zhu, Xiyuan Tang, Shaolan Li, Yibo Lin, Nan Sun and David Z. Pan, โMAGICAL: An Open-Source Fully Automated Analog IC Layout System from Netlist to GDSII,โ IEEE Design & Test, vol. 38, no. 2, pp. 19-26, Apr. 2021.
[J21]. Chen-Kai Hsu, Xiyuan Tang, Jiaxin Liu, Rui Xu, Wenda Zhao, Abhishek Mukherjee, Timothy R. Andeen, Jr., and Nan Sun, โA 77.1-dB-SNDR 6.25-MHz-BW Pipeline SAR ADC with Enhanced Interstage Gain Error Shaping and Quantization Noise Shaping,โ IEEE Journal of Solid-State Circuits, vol. 56, no. 3, pp. 739-749, Mar. 2021 (CICC invited submission).
[J20]. Abhishek Mukherjee, Miguel Gandara, Xiangxing Yang, Linxiao Shen, Xiyuan Tang, Chen-Kai Hsu, and Nan Sun, โA 74.5 dB Dynamic Range 10 MHz BW CT-ฮฮฃ ADC with Distributed-Input VCO and Embedded Capacitive-ฯ Network in 40 nm CMOS,โ IEEE Journal of Solid-State Circuits, vol. 56, no. 2, pp. 476-487, Feb. 2021.
[J19]. Jiaxin Liu, Xiyuan Tang, Wenda Zhao, Linxiao Shen, and Nan Sun, โA 13-bit 0.005-mm2 40-MS/s SAR ADC with kT/C Noise Cancellation,โ IEEE Journal of Solid-State Circuits, vol. 55, no. 12, pp. 3260-3270, Dec. 2020 (ISSCC invited submission).
[J18]. Xiyuan Tang, Xiangxing Yang, Wenda Zhao, Chen-Kai Hsu, Jiaxin Liu, Linxiao Shen, Abhishek Mukherjee, Wei Shi, Shaolan Li, David Z. Pan, and Nan Sun, โA 13.5-ENOB, 107-uW Noise-Shaping SAR ADC With PVT-Robust Closed-Loop Dynamic Amplifier,โ IEEE Journal of Solid-State Circuits, vol. 55, no. 12, pp. 3248-3259, Dec. 2020 (ISSCC invited submission).
[J17]. Xiyuan Tang, Shaolan Li, Xiangxing Yang, Linxiao Shen, Wenda Zhao, Randall P. Williams, Jiaxin Liu, Zhichao Tan, Neal A. Hall, David Z. Pan, and Nan Sun, โAn Energy-Efficient Time-Domain Incremental Zoom Capacitance-to-Digital Converter,โ IEEE Journal of Solid-State Circuits, vol. 55, no. 11, pp. 3064-3075, Nov. 2020.
[J16]. Hao Chen*, Mingjie Liu*, Xiyuan Tang*, keren Zhu*, Nan Sun, and David Z. Pan, โChallenges and opportunities toward fully automated analog layout design,โ Journal of Semiconductors, vol. 41, no. 11, pp. 1407, Nov. 2020 (*: Equal contribution).
[J15]. Jiaxin Liu, Xiyuan Tang, Linxiao Shen, Shaolan Li, Zhelu Li, Wenjuan Guo, and Nan Sun, โError suppression techniques for energy-efficient high-resolution SAR ADCs,โ Journal of Semiconductors, vol. 41, no. 11, pp. 1403, Nov. 2020.
[J14]. Abhishek Mukherjee, Xiyuan Tang, Chen-Kai Hsu, and Nan Sun, โDesign Tradeoffs for a CT-ฮฮฃ ADC with Hybrid Active-Passive Filter and FIR DAC in 40 nm CMOS,โ IEEE Solid-State Circuits Letters, vol. 3, pp. 214-217, 2020.
[J13]. Xiyuan Tang, Linxiao Shen, Begum Kasap, Xiangxing Yang, Wei Shi, Abhishek Mukherjee, David Z. Pan, and Nan Sun, โAn Energy-Efficient Comparator with Dynamic Floating Inverter Amplifier,โ IEEE Journal of Solid-State Circuits, vol. 55, no. 4, pp. 1011-1022, Apr. 2020 (VLSI invited submission).
[J12]. Yi Shen, Xiyuan Tang*, Linxiao Shen, Wenda Zhao, Zhangming Zhu, Xin Xin, Shubin Liu, Visvesh Sathe, and Nan Sun, โA 10b 120MS/s SAR ADC with Reference Ripple Cancellation Technique,โ IEEE Journal of Solid-State Circuits, vol. 55, no. 3, pp. 680-692, Mar. 2020 (CICC invited submission; *Corresponding author).
[J11]. Wenda Zhao, Shaolan Li, Biying Xu, Xiangxing Yang, Xiyuan Tang, Linxiao Shen, Nanshu Lu, David Z. Pan, and Nan Sun, โA 0.025-mm2 0.8-V 78.5dB-SNDR VCO-Based Sensor Readout Circuit in a Hybrid PLL-ฮฮฃM Structure,โ IEEE Journal of Solid-State Circuits, vol. 55, no. 3, pp. 666-679, Mar. 2020 (CICC invited submission).
[J10]. Yanlong Zhang, Arindam Sanyal, Xueyi Yu, Xing Quan, Kailin Wen, Xiyuan Tang, Gang Jin, Li Geng, and Nan Sun, โA Fractional-N PLL With Space-Time Averaging for Quantization Noise Reduction,โ IEEE Journal of Solid-State Circuits, vol. 55, no. 3, pp. 602-614, Mar. 2020 (CICC invited submission).
[J9]. Yi Zhong, Shaolan Li, Xiyuan Tang, Linxiao Shen, Wenda Zhao, Siliang Wu, and Nan Sun, โSecond-Order Purely VCO-Based CT ADC Using a Modified DPLL Structure in 40-nm CMOS,โ IEEE Journal of Solid-State Circuits, vol. 55, no. 2, pp. 356-368, Feb. 2020.
[J8]. Linxiao Shen, Yi Shen, Zhelu Li, Wei Shi, Xiyuan Tang, Shaolan Li, Wenda Zhao, Mantian Zhang, Zhangming Zhu, and Nan Sun, โA Two-Step ADC with a Continuous-Time SAR Based First Stage,โ IEEE Journal of Solid-State Circuits, vol. 54, no. 12, pp. 3375-3385, Dec. 2019 (ISSCC invited submission).
[J7]. Abhishek Mukherjee, Miguel Gandara, Biying Xu, Shaolan Li, Linxiao Shen, Xiyuan Tang, David Z. Pan, and Nan Sun, โA 1 GS/s 20 MHz-BW Capacitive-Input Continuous Time โฮฃ ADC Using a Novel Parasitic Pole-Mitigated Fully Differential VCO,โ IEEE Solid-State Circuits Letters, vol. 2, no. 1, pp.1-4.
[J6]. Jeonggoo Song, Kareem Ragab, Xiyuan Tang, and Nan Sun, โA 10-b 600-MS/s 2-Way Time-Interleaved SAR ADC with Mean Absolute Deviation Based Background Timing-Skew Calibration,โ IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 66, no. 8, pp. 2876-2887, Aug. 2019.
[J5]. Shaolan Li, Arindam Sanyal, Kyoungtae Lee, Yeonam Yoon, Xiyuan Tang, Yi Zhong, Kareem Ragab, and Nan Sun, โAdvances in Voltage-Controlled-Oscillator-Based โฮฃ ADCs,โ IEICE Transactions on Electronics, vol. 102, no. 7, pp. 509-519, 2019.
[J4]. Jiaxin Liu, Chen-Kai Hsu, Xiyuan Tang, Shaolan Li, Guangjun Wen, and Nan Sun, โError-Feedback Mismatch Error Shaping for High-Resolution Data Converters,โ IEEE Transactions on Circuits and Systems โ I: Regular Papers (TCAS-I), vol.66, no.4, pp. 1343-1354, Apr. 2019.
[J3]. Jeonggoo Song, Kareem Ragab, Xiyuan Tang, and Nan Sun, โA 10-b 800MS/s Time-Interleaved SAR ADC with Fast Variance-Based Timing-Skew Calibration,โ IEEE Journal of Solid-State Circuits (ASSCC invited submission), vol. 52, no. 10, pp. 2563-2575, Oct. 2017.
[J2]. Long Chen, Xiyuan Tang, Arindam Sanyal, Yeonam Yoon, Jie Cong, and Nan Sun, โA 0.7V 0.6ฮผW 100kS/s Low-Power SAR ADC with Statistical Estimation Based Noise Reduction,โ IEEE Journal of Solid-State Circuits, vol. 52, No. 5, pp. 1388-1398, May 2017.
[J1]. Long Chen, Kareem Ragab, Xiyuan Tang, Jeonggoo Song, Arindam Sanyal, and Nan Sun, โA 0.95-mW 6-b 700-Ms/s single-channel loop-unrolled SAR ADC in 40-nm CMOS,โ IEEE Transactions on Circuits and Systems โ II: Express Briefs, vol.PP, No.99, pp.1-14, Feb. 2017.
ไผ่ฎฎ่ฎบๆ
[C60]. Zichen Kong, Xiyuan Tang*, Wei Shi, Yiheng Du, Yibo Lin, and Yuan Wang*, “PVTSizing: A TuRBO-RL-Based Batch-Sampling Optimization Framework for PVT-Robust Analog Circuit Synthesis,” ACM/IEEE Design Automation Conference (DAC), July 2024. (*: Corresponding author)}.
[C59]. Haoyi Zhang, Jiahao Song, Xiaohan Gao, Xiyuan Tang, Yibo Lin, Runsheng Wang, and Ru Huang, “EasyACIM: An End-to-End Automated Analog CIM with Synthesizable Architecture and Agile Design Space Exploration,” ACM/IEEE Design Automation Conference (DAC), July 2024.
[C58]. Xin Qiao+, Jiahao Song+, Youming Yang, Renjie Wei, Xiyuan Tang*, Meng Li, Runsheng Wang, Yuan Wang*, “MixCIM: A Hybrid-Cell-Based Computing-in-Memory Macro with Less-Data-Movement and Activation-Memory-Reuse for Depthwise Separable Neural Networks,” IEEE Custom Integrated Circuits Conference (CICC), Apr. 2024 (+: Equal contribution; *: Corresponding author).
[C57]. Haikang Diao, Haoyang Luo, Jiahao Song, Bocheng Xu, Runsheng Wang, Yuan Wang, and Xiyuan Tang*, “A 28nm 128TFLOPS/W Computing-In-Memory Engine Supporting One-Shot Floating-Point NN Inference and On-Device Fine-Tuning for Edge AI,” IEEE Custom Integrated Circuits Conference (CICC), Apr. 2024 (*: Corresponding author)}.
[C56]. Zilong Shen, Jiajun Tang, Haoyang Luo, Zhongyi Wu, Zongnan Wang, Xing Zhang, Xiyuan Tang*, and Yuan Wang*, “A 181.8dB FoMs Zoom Capacitance-to-Digital Converter with kT/C Noise Cancellation and Dead Band Operation,” IEEE Custom Integrated Circuits Conference (CICC), Apr. 2024 (*: Corresponding author).
[C55]. Haoyi Zhang, Xiaohan Gao, Zilong Shen, Jiahao Song, Xiaoxu Cheng, Xiyuan Tang, Yibo Lin, Runsheng Wang, and Ru Huang, “SAGERoute 2.0: Hierarchical Analog and Mixed Signal Routing Considering Versatile Routing Scenarios,” IEEE/ACM Proceedings Design, Automation and Test in Europe (DATE), March 2024.
[C54]. Jiahao Song+, Zihan Wu+, Xiyuan Tang*, Bocheng Xu, Haoyang Luo, Youming Yang, Yuan Wang*, Runsheng Wang, and Ru Huang, “A Variation-Tolerant In-eDRAM Continuous-Time Ising Machine Featuring 15-Level Coefficients and Leaked Negative-Feedback Annealing,” IEEE International Solid-State Circuits Conference (ISSCC), Feb. 2024 (+: Equal contribution; *: Corresponding author).
[C53]. Zilong Shen, Xiyuan Tang*, Zhongyi Wu, Haoyang Luo, Zongnan Wang, Mingjie Liu, Xing Zhang, and Yuan Wang*, “A 9.7fJ/Conv.-Step Capacitive Sensor Readout Circuit with Incremental Zoomed Time Domain Quantization,” IEEE Custom Integrated Circuits Conference (CICC), Apr. 2023 (*: Corresponding author).
[C52]. Jiahao Song, Xiyuan Tang*, Haoyang Luo, Haoyi Zhang, Xin Qiao, Zixuan Sun, Xiangying Yang, Yuan Wang*, Runsheng Wang, and Ru Huang, “A Calibration-Free 15-level/Cell eDRAM Computing-in-Memory Macro with 3T1C Current-Programmed Dynamic-Cascoded MLC achieving 233-to-304-TOPS/W 4b MAC,” IEEE Custom Integrated Circuits Conference (CICC), Apr. 2023 (*: Corresponding author).
[C51]. Yi Zhong, Mingtao Zhan, Wei Wang, Jin Shao, Changyou Men, Xiyuan Tang, Lu Jie, and Nan Sun, “An 80.2-to-89.1dB-SNDR 24k-to-200kHz-BW VCO-Based Synthesized โฮฃ ADC with 105dB SFDR in 28-nm CMOS,” IEEE Custom Integrated Circuits Conference (CICC), Apr. 2023.
[C50]. Haoyi Zhang, Xiaohan Gao, Haoyang Luo, Jiahao Song, Xiyuan Tang, Junhua Liu, Yibo Lin, Runsheng Wang, and Ru Huang, “SAGERoute: Synergistic Analog Routing Considering Geometric and Electrical Constraints with Manual Design Compatibility,” IEEE/ACM Design, Automation & Test in Europe (DATE), Mar. 2023 (Best Paper Award Track T).
[C49]. Zongnan Wang, Lu Jie, Zichen Kong, Mingtao Zhan, Yi Zhong, Yuan Wang, and Xiyuan Tang*, “A 150kHz-BW 15-ENOB Incremental Zoom ADC with Skipped Sampling and Single Buffer Embedded Noise-Shaping SAR Quantizer,” IEEE International Solid-State Circuits Conference (ISSCC), Feb. 2023 (*: Corresponding author).
[C48]. Yifan He, Haikang Diao, Chen Tang, Wenbin Jia, Xiyuan Tang, Yuan Wang, Jinshan Yue, Xueqing Li, Huazhong Yang, Hongyang Jia, and Yongpan Liu, “A 28-nm 38-to-102-TOPS/W 8-b Multiply-Less Approximate Digital SRAM Compute-In-Memory Macro for Neural-Network Inference,” IEEE International Solid-State Circuits Conference (ISSCC), Feb. 2023.
[C47]. Jiahao Song, Xiyuan Tang*, Haoyang Luo, Kuan Xu, Yuan Wang*, Zhigang Ji, Runsheng Wang, and Ru Huang, “Spike-CIM: A 290TOPS/W Spike-Encoding Sparsity-Adaptive Computing-in-Memory Macro with Differential Charge-Domain Integrate-and-Fire,” IEEE Asian Solid-State Circuits Conference (ASSCC), Nov. 2022 (*: Corresponding author).
[C46]. Wei Shi, Xing Wang, Xiyuan Tang, Abhishek Mukherjee, Raviteja Theertham, Shanthi Pavan, Lu Jie, and Nan Sun, “A 0.37mm2 250kHz-BW 95dB-SNDR CTDSM with Low-Cost 2nd-order Vector-Quantizer DEM,” IEEE Custom Integrated Circuits Conference (CICC), Apr. 2022.
[C45]. Mingtao Zhan, Lu Jie, Xiyuan Tang, and Nan Sun, โA 0.004mm2 200MS/s Pipelined SAR ADC with kT/C Noise Cancellation and Robust Ring-Amp,โ IEEE International Solid-State Circuits Conference (ISSCC), Feb. 2022.
[C44]. Lu Jie, Mingtao Zhan, Xiyuan Tang, and Nan Sun, โA 0.014mm2 10kHz-BW Zoom-Incremental-Counting ADC Achieving 103dB SNDR and 100dB Full-Scale CMRR,โ IEEE International Solid-State Circuits Conference (ISSCC), Feb. 2022.
[C43]. Keren Zhu, Hao Chen, Mingjie Liu, Xiyuan Tang, Wei Shi, Nan Sun and David Z. Pan, “Generative-Adversarial-Network-Guided Well-Aware Placement for Analog Circuits,” IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC), Jan. 2022.
[C42]. Jiahao Song, Yuan Wang, Xiyuan Tang, Runsheng Wang, and Ru Huang, “A 16Kb Transpose 6T SRAM In-Memory-Computing Macro based on Robust Charge-Domain Computing,” IEEE Asian Solid-State Circuits Conference (ASSCC), Dec. 2021.
[C41]. Mingjie Liu, Xiyuan Tang, Keren Zhu, Hao Chen, Nan Sun and David Z. Pan, โOpenSAR: An Open Source Automated End-to-end SAR ADC Compiler,โ IEEE/ACM International Conference on Computer-Aided Design (ICCAD), Nov. 2021.
[C40]. Hao Chen, Keren Zhu, Mingjie Liu, Xiyuan Tang, Nan Sun, and David Z. Pan, โUniversal Symmetry Constraint Extraction for Analog and Mixed-Signal Circuits with Graph Neural Networks,โ ACM/IEEE Design Automation Conference (DAC), July 2021.
[C39]. Hao Chen*, Mingjie Liu*, Xiyuan Tang*, Keren Zhu*, Abhishek Mukherjee, Nan Sun, and David Z. Pan, โMAGICAL 1.0: An Open-Source Fully-Automated AMS Layout Synthesis Framework Verified With a 40-nm 1GS/s โฮฃ ADC,โ IEEE Custom Integrated Circuits Conference (CICC), Apr. 2021 (*: Equal contribution).
[C38]. Yi Zhong, Xiyuan Tang, Jiaxin Liu, Wenda Zhao, Shaolan Li, and Nan Sun, โAn 81.5dB-DR 1.25MHz-BW VCO-Based CT โฮฃ ADC with Double-PFD Quantizer,โ IEEE Custom Integrated Circuits Conference (CICC), Apr. 2021.
[C37]. Xiangxing Yang, Keren Zhu, Xiyuan Tang, Meizhi Wang, Mingtao Zhan, Nanshu Lu, Jaydeep P. Kulkarni, David Z. Pan, Yongpan Liu, and Nan Sun, โAn In-Memory-Computing Charge-Domain Ternary CNN Classifier,โ IEEE Custom Integrated Circuits Conference (CICC), Apr. 2021.
[C36]. Xiyuan Tang, Xiangxing Yang, Jiaxin Liu, Wei Shi, David Z. Pan, and Nan Sun, โA 0.4-to-40MS/s 75.7dB-SNDR Fully-Dynamic Event-Driven Pipelined ADC with 3-Stage Cascoded Floating Inverter Amplifier,โ IEEE International Solid-State Circuits Conference (ISSCC), Feb. 2021.
[C35]. Wei Shi, Jiaxin Liu, Abhishek Mukherjee, Xiangxing Yang, Xiyuan Tang, Linxiao Shen, Wenda Zhao, and Nan Sun, โA 3.7mW 12.5MHz 81dB-SNDR 4th-order CTDSM with Single-OTA and 2nd-order NS-SAR,โ IEEE International Solid-State Circuits Conference (ISSCC), Feb. 2021.
[C34]. Jiaxin Liu, Dengquan Li, Yi Zhong, Xiyuan Tang, and Nan Sun, โA 250kHz-BW 93dB-SNDR 4th-Order Noise-Shaping SAR Using Capacitor Stacking and Dynamic Buffering,โ IEEE International Solid-State Circuits Conference (ISSCC), Feb. 2021.
[C33]. Xin Xin, Linxiao Shen, Xiyuan Tang, Yi Shen, Jueping Cai, and Nan Sun, โPower-Efficient 13-Tap FIR filter and an IIR Filter Embedded in a 10-bit SAR ADC,โ IEEE Asian Solid-State Circuits Conference (ASSCC), Nov. 2020.
[C32]. Hao Chen, Keren Zhu, Mingjie Liu, Xiyuan Tang, Nan Sun and David Z. Pan, โToward Silicon-Proven Detailed Routing for Analog and Mixed-Signal Circuits,โ IEEE/ACM International Conference on Computer-Aided Design (ICCAD), Nov. 2020.
[C31]. Keren Zhu, Hao Chen, Mingjie Liu, Xiyuan Tang, Nan Sun and David Z. Pan, โEffective Analog/Mixed-Signal Circuit Placement Considering System Signal Flow,โ IEEE/ACM International Conference on Computer-Aided Design (ICCAD), Nov. 2020.
[C30]. Yuxuan Huang, Qinghang Zhao, Xiyuan Tang, Fang Su, Nan Sun, Huazhong Yang, and Yongpan Liu, โAn Energy-Efficient Flexible Capacitive Pressure Sensing System,โ IEEE International Symposium on Circuits and Systems (ISCAS), Oct. 2020.
[C29]. Xiyuan Tang, Yi Shen, Xin Xin, Shubin Liu, Jueping Cai, Zhangming Zhu, and Nan Sun, โA 10-bit 100-MS/s SAR ADC with Always-on Reference Ripple Cancellation,โ IEEE Symposium on VLSI Circuits (VLSI), June 2020.
[C28]. Zhelu Li, Arnab Dutta, Abhishek Mukherjee, Xiyuan Tang, Linxiao Shen, Lenian He, and Nan Sun, โA SAR ADC with Reduced kT/C Noise by Decoupling Noise PSD and BW,โ IEEE Symposium on VLSI Circuits (VLSI), June 2020.
[C27]. Mingjie Liu, Keren Zhu, Xiyuan Tang, Biying Xu, Wei Shi, Nan Sun and David Z. Pan, โClosing the Design Loop: Bayesian Optimization Assisted Hierarchical Analog Layout Synthesis,โ ACM/IEEE Design Automation Conference (DAC), San Francisco, CA, July 19-23, 2020.
[C26]. Chen-Kai Hsu, Xiyuan Tang, Wenda Zhao, Rui Xu, Abhishek Mukherjee, Timothy Andeen, and Nan Sun, โA 77.1-dB 6.25-MHz-BW Pipeline SAR ADC with Enhanced Interstage Gain Error Shaping and Quantization Error Shaping,โ IEEE Custom Integrated Circuits Conference (CICC), Mar. 2020.
[C25]. Xiyuan Tang, Xiangxing Yang, Wenda Zhao, Chen-Kai Hsu, Jiaxin Liu, Linxiao Shen, Abhishek Mukherjee, Wei Shi, David Z. Pan, and Nan Sun, โA 13.5b-ENOB Second-Order Noise-Shaping SAR with PVT-Robust Closed-Loop Dynamic Amplifier,โ IEEE International Solid-State Circuits Conference (ISSCC), pp. 162-164, Feb. 2020 (ISSCC Highlight).
[C24]. Jiaxin Liu, Xiyuan Tang, Wenda Zhao, Linxiao Shen, and Nan Sun, โA 13-bit 0.005mm2 40MS/s SAR ADC with kT/C Noise Cancellation,โ IEEE International Solid-State Circuits Conference (ISSCC), pp. 258-260, Feb. 2020.
[C23]. Jiaxin Liu, Xing Wang, Zijie Gao, Mingtao Zhan, Xiyuan Tang, and Nan Sun, โA 40kHz-BW 90dB-SNDR Noise-Shaping SAR with 4ร Passive Gain and 2nd-order Mismatch Error Shaping,โ IEEE International Solid-State Circuits Conference (ISSCC), pp. 158-160, Feb. 2020.
[C22]. Mingjie Liu, Keren Zhu, Jiaqi Gu, Linxiao Shen, Xiyuan Tang, Nan Sun, and David Z. Pan, โTowards Decrypting the Art of Analog Layout: Placement Quality Prediction via Transfer Learning,โ IEEE/ACM Design, Automation & Test in Europe (DATE), 2020.
[C21]. Mingjie Liu, Wuxi Li, Keren Zhu, Biying Xu, Yibo Lin, Linxiao Shen, Xiyuan Tang, Nan Sun and David Z. Pan, โS3DET: Detecting System Symmetry Constraints for Analog Circuits with Graph Similarity,โ IEEE/ACM Asian and South Pacific Design Automation Conference (ASP-DAC), Beijing, China, Jan. 13-16, 2020.
[C20]. Keren Zhu, Mingjie Liu, Yibo Lin, Biying Xu, Shaolan Li, Xiyuan Tang, Nan Sun and David Z. Pan, โGeniusRoute: A New Routing Paradigm Using Generative Neural Network Guidance for Analog Circuits,โ IEEE/ACM International Conference on Computer-Aided Design (IC-CAD), Westminster, CO, Nov. 4-7, 2019.
[C19]. Biying Xu, Keren Zhu, Mingjie Liu, Yibo Lin, Shaolan Li, Xiyuan Tang, Nan Sun, and David Z. Pan, โMAGICAL: Toward Fully Automated Analog IC Layout Leveraging Human and Machine Intelligence,โ IEEE/ACM International Conference on Computer-Aided Design (IC-CAD), Westminster, CO, Nov. 4-7, 2019. (Invited Paper)
[C18]. Xiyuan Tang, Begum Kasap, Linxiao Shen, Xiangxing Yang, Wei Shi, and Nan Sun, โAn Energy-Efficient Comparator with Dynamic Floating Inverter Pre-Amplifier,โ IEEE Symposium on VLSI Circuits (VLSI), pp. C140-C141, June 2019. (VLSI STGA Award)
[C17]. Linxiao Shen, Abhishek Mukherjee, Shaolan Li, Xiyuan Tang, Nanshu Lu, and Nan Sun, โA 0.6-V Tail-Less Inverter Stacking Amplifier with 0.96 PEF,โ IEEE Symposium on VLSI Circuits (VLSI), pp. C144-C145, June 2019.
[C16]. Xiyuan Tang, Yi Shen, Linxiao Shen, Wenda Zhao, Zhangming Zhu, Visvesh Sathe and Nan Sun, โA 10b 120MS/s SAR ADC with Reference Ripple Cancellation Technique,โ IEEE Custom Integrated Circuits Conference (CICC), pp. 1-4, Apr. 2019.
[C15]. Shaolan Li, Wenda Zhao, Biying Xu, Xiangxing Yang, Xiyuan Tang, Linxiao Shen, Nanshu Lu, David Z. Pan and Nan Sun, โA 0.025-mm2 0.8-V 78.5dB-SNDR VCO-based Sensor Readout Circuit in a Hybrid PLL-DSM ,โ IEEE Custom Integrated Circuits Conference (CICC), pp. 1-4, Apr. 2019.
[C14]. Yanlong Zhang, Arindam Sanyal, Xing Quan, Kailin Wen, Xiyuan Tang, Gang Jin, Li Geng and Nan Sun, โA 2.4-GHz DS Fractional-N Synthesizer with Space-Time Averaging for Noise Reduction,โ IEEE Custom Integrated Circuits Conference (CICC), pp. 1-4, Apr. 2019.
[C13]. Biying Xu, Yibo Lin, Xiyuan Tang, Shaolan Li, Linxiao Shen, Nan Sun, and David Z. Pan, โWellGAN: Generative-Adversarial-Network-Guided Well Generation for Analog/Mixed-Signal Circuit Layout,โ ACM/IEEE Design Automation Conference (DAC), pp. 66-1, Jun. 2019.
[C12]. Xiyuan Tang, Shaolan Li, Linxiao Shen, Wenda Zhao, Xiangxing Yang, Randy Williams, Jiaxin Liu, Zhichao Tan, Neal Hall, and Nan Sun, โA 16fJ/conversion-step Time-Domain Two-step Capacitance-to-Digital Converter,โ IEEE International Solid-State Circuits Conference (ISSCC), pp. 296-297. Feb. 2019. (ISSCC STGA Award)
[C11]. Linxiao Shen, Yi Shen, Xiyuan Tang, Chen-Kai Hsu, Wei Shi, Shaolan Li, Wenda Zhao, and Nan Sun, โA 0.01mm2 25uW 2MS/s 74dB-SNDR Continuous-Time Pipelined-SAR ADC with 120fF Input Capacitor,โ IEEE international Solid-State Circuits Conference (ISSCC), pp. 64-66, Feb. 2019.
[C10]. Mohamed Baker Alawieh, Xiyuan Tang, and David Z. Pan, โSemi-Supervised Learning for Effcient Performance Modeling of Analog and Mixed Signal Circuits,โ ACE/IEEE Asia and South Pacific Design Automation Conference (ASP-DAC), pp. 268-273, Jan. 2019.
[C9]. Yi Zhong, Shaolan Li, Arindam Sanyal, Xiyuan Tang, Linxiao Shen, Siliang Wu, and Nan Sun, โA Second-Order Purely VCO-Based CT DS ADC Using a Modified DPLL in 40-nm CMOS,โ IEEE Asian Solid-State Circuits Conference (ASSCC), pp. 93-94, Nov. 2018.
[C8]. Xiyuan Tang, Long Chen, Jeonggoo Song, and Nan Sun, โA 1.5fJ/Conv-step 10b 100kS/s SAR ADC with Gain-Boosted Dynamic Comparator,โ IEEE Asian Solid-State Circuits Conference (ASSCC), 2017, pp. 219-232.
[C7]. Miguel Gandara, Wenjuan Guo, Xiyuan Tang, Long Chen, Yeonam Yoon, and Nan Sun, โA Pipelined SAR ADC Reusing the Comparator as Residue Amplifier,โ IEEE Custom Integrated Circuits Conference (CICC), Apr. 2017.
[C6]. Jeonggoo Song, Xiyuan Tang, and Nan Sun, โA 10-b 2b/cycle 300MS/s SAR ADC with a Single Differential DAC in 40nm CMOS,โ IEEE Custom Integrated Circuits Conference (CICC), Apr. 2017.
[C5]. Jeonggoo Song, Kareem Ragab, Xiyuan Tang, and Nan Sun, โA 10-b 800MS/s time-interleaved SAR ADC with fast timing-skew calibration,โ IEEE Asian Solid-State Circuits Conference (ASSCC), pp. 73-76, Nov. 2016.
[C4]. Xiyuan Tang, Long Chen, Jeonggoo Song, and Nan Sun, โA 10-b 750ฮผW 200MS/s Fully Dynamic Single-Channel SAR ADC in 40nm CMOS,โ IEEE European Solid-State Circuits Conference (ESSCIRC), pp. 413-416, Sept. 2016.
[C3]. Long Chen, Arindam Sanyal, Ji Ma, Xiyuan Tang, and Nan Sun, โComparator common-mode variation effects analysis and its application in SAR ADCs,โ IEEE International Symposium on Circuits and Systems (ISCAS), pp. 2014-2017, May 2016.
[C2]. Long Chen, Xiyuan Tang, Arindam Sanyal, Yeonam Yoon, Jie Cong, and Nan Sun, โA 10.5-b ENOB 645nW 100kS/s SAR ADC with Statistical Estimation Based Noise Reduction,โ IEEE Custom Integrated Circuit Conference (CICC), pp. 1-4, Sept. 2015.
[C1]. Yeonam Yoon, Koungtae Lee, Sungjin Hong, Xiyuan Tang, Long Chen, and Nan Sun, โA 0.04-mm2 Modular โฮฃ ADC with VCO-based Integrator and 0.9-mW 71-dB SNDR Distributed Digital DAC Calibration,โ IEEE Custom Integrated Circuit Conference (CICC), pp. 1-4, Sept. 2015.
ไธๅฉ
Nan Sun, and Xiyuan Tang, “Floating inverter amplifier device,” US Patent 17/339,592, 2021.
Xiyuan Tang, and Nan Sun “Time-domain capacitance-to-digital converter,” US Patent 17,176,341, 2021.
Nan Sun, Long Chen, and Xiyuan Tang, “Statistical estimation based noise reduction technique for low power successive approximation register analog-to-digital converter,” US Patent 20,170,093,414, 2017.
ไนฆ็ฑ
[B1]. Ahmet F. Budak, David Z. Pan, Hao Chen, Keren Zhu, Mingjie Liu, Mohamed B. Alawieh, Shuhan Zhang, Wei Shi, and Xiyuan tang, “CAD for Analog/Mixed-Signal Integrated Circuits,” Advances in Semiconductor Technologies: Selected Topics Beyond Conventional CMOS, pp.43-60, 2022.